############################################################## # # Xilinx Core Generator version 12.3 # Date: Tue Mar 15 18:00:14 2011 # ############################################################## # # This file contains the customisation parameters for a # Xilinx CORE Generator IP GUI. It is strongly recommended # that you do not manually alter this file as it may cause # unexpected and unsupported behavior. # ############################################################## # # BEGIN Project Options SET addpads = false SET asysymbol = true SET busformat = BusFormatAngleBracketNotRipped SET createndf = false SET designentry = Verilog SET device = xc5vlx110t SET devicefamily = virtex5 SET flowvendor = Foundation_ISE SET formalverification = false SET foundationsym = false SET implementationfiletype = Ngc SET package = ff1136 SET removerpms = false SET simulationfiles = Behavioral SET speedgrade = -3 SET verilogsim = true SET vhdlsim = true # END Project Options # BEGIN Select SELECT Fifo_Generator family Xilinx,_Inc. 6.2 # END Select # BEGIN Parameters CSET almost_empty_flag=false CSET almost_full_flag=false CSET component_name=pcx_fifo CSET data_count=false CSET data_count_width=6 CSET disable_timing_violations=false CSET dout_reset_value=0 CSET empty_threshold_assert_value=4 CSET empty_threshold_negate_value=5 CSET enable_ecc=false CSET enable_int_clk=false CSET enable_reset_synchronization=true CSET fifo_implementation=Common_Clock_Block_RAM CSET full_flags_reset_value=1 CSET full_threshold_assert_value=31 CSET full_threshold_negate_value=30 CSET inject_dbit_error=false CSET inject_sbit_error=false CSET input_data_width=130 CSET input_depth=32 CSET output_data_width=130 CSET output_depth=32 CSET overflow_flag=false CSET overflow_sense=Active_High CSET performance_options=First_Word_Fall_Through CSET programmable_empty_type=No_Programmable_Empty_Threshold CSET programmable_full_type=No_Programmable_Full_Threshold CSET read_clock_frequency=1 CSET read_data_count=false CSET read_data_count_width=6 CSET reset_pin=true CSET reset_type=Asynchronous_Reset CSET underflow_flag=false CSET underflow_sense=Active_High CSET use_dout_reset=true CSET use_embedded_registers=false CSET use_extra_logic=true CSET valid_flag=false CSET valid_sense=Active_High CSET write_acknowledge_flag=false CSET write_acknowledge_sense=Active_High CSET write_clock_frequency=1 CSET write_data_count=false CSET write_data_count_width=6 # END Parameters GENERATE # CRC: 9ecc93b6