1 | ////////////////////////////////////////////////////////////////////// |
---|
2 | //// //// |
---|
3 | //// eth_clockgen.v //// |
---|
4 | //// //// |
---|
5 | //// This file is part of the Ethernet IP core project //// |
---|
6 | //// http://www.opencores.org/projects/ethmac/ //// |
---|
7 | //// //// |
---|
8 | //// Author(s): //// |
---|
9 | //// - Igor Mohor (igorM@opencores.org) //// |
---|
10 | //// //// |
---|
11 | //// All additional information is avaliable in the Readme.txt //// |
---|
12 | //// file. //// |
---|
13 | //// //// |
---|
14 | ////////////////////////////////////////////////////////////////////// |
---|
15 | //// //// |
---|
16 | //// Copyright (C) 2001 Authors //// |
---|
17 | //// //// |
---|
18 | //// This source file may be used and distributed without //// |
---|
19 | //// restriction provided that this copyright statement is not //// |
---|
20 | //// removed from the file and that any derivative work contains //// |
---|
21 | //// the original copyright notice and the associated disclaimer. //// |
---|
22 | //// //// |
---|
23 | //// This source file is free software; you can redistribute it //// |
---|
24 | //// and/or modify it under the terms of the GNU Lesser General //// |
---|
25 | //// Public License as published by the Free Software Foundation; //// |
---|
26 | //// either version 2.1 of the License, or (at your option) any //// |
---|
27 | //// later version. //// |
---|
28 | //// //// |
---|
29 | //// This source is distributed in the hope that it will be //// |
---|
30 | //// useful, but WITHOUT ANY WARRANTY; without even the implied //// |
---|
31 | //// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //// |
---|
32 | //// PURPOSE. See the GNU Lesser General Public License for more //// |
---|
33 | //// details. //// |
---|
34 | //// //// |
---|
35 | //// You should have received a copy of the GNU Lesser General //// |
---|
36 | //// Public License along with this source; if not, download it //// |
---|
37 | //// from http://www.opencores.org/lgpl.shtml //// |
---|
38 | //// //// |
---|
39 | ////////////////////////////////////////////////////////////////////// |
---|
40 | // |
---|
41 | // CVS Revision History |
---|
42 | // |
---|
43 | // $Log: not supported by cvs2svn $ |
---|
44 | // Revision 1.3 2002/01/23 10:28:16 mohor |
---|
45 | // Link in the header changed. |
---|
46 | // |
---|
47 | // Revision 1.2 2001/10/19 08:43:51 mohor |
---|
48 | // eth_timescale.v changed to timescale.v This is done because of the |
---|
49 | // simulation of the few cores in a one joined project. |
---|
50 | // |
---|
51 | // Revision 1.1 2001/08/06 14:44:29 mohor |
---|
52 | // A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex). |
---|
53 | // Include files fixed to contain no path. |
---|
54 | // File names and module names changed ta have a eth_ prologue in the name. |
---|
55 | // File eth_timescale.v is used to define timescale |
---|
56 | // All pin names on the top module are changed to contain _I, _O or _OE at the end. |
---|
57 | // Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O |
---|
58 | // and Mdo_OE. The bidirectional signal must be created on the top level. This |
---|
59 | // is done due to the ASIC tools. |
---|
60 | // |
---|
61 | // Revision 1.1 2001/07/30 21:23:42 mohor |
---|
62 | // Directory structure changed. Files checked and joind together. |
---|
63 | // |
---|
64 | // Revision 1.3 2001/06/01 22:28:55 mohor |
---|
65 | // This files (MIIM) are fully working. They were thoroughly tested. The testbench is not updated. |
---|
66 | // |
---|
67 | // |
---|
68 | |
---|
69 | `include "timescale.v" |
---|
70 | |
---|
71 | module eth_clockgen(Clk, Reset, Divider, MdcEn, MdcEn_n, Mdc); |
---|
72 | |
---|
73 | parameter Tp=1; |
---|
74 | |
---|
75 | input Clk; // Input clock (Host clock) |
---|
76 | input Reset; // Reset signal |
---|
77 | input [7:0] Divider; // Divider (input clock will be divided by the Divider[7:0]) |
---|
78 | |
---|
79 | output Mdc; // Output clock |
---|
80 | output MdcEn; // Enable signal is asserted for one Clk period before Mdc rises. |
---|
81 | output MdcEn_n; // Enable signal is asserted for one Clk period before Mdc falls. |
---|
82 | |
---|
83 | reg Mdc; |
---|
84 | reg [7:0] Counter; |
---|
85 | |
---|
86 | wire CountEq0; |
---|
87 | wire [7:0] CounterPreset; |
---|
88 | wire [7:0] TempDivider; |
---|
89 | |
---|
90 | |
---|
91 | assign TempDivider[7:0] = (Divider[7:0]<2)? 8'h02 : Divider[7:0]; // If smaller than 2 |
---|
92 | assign CounterPreset[7:0] = (TempDivider[7:0]>>1) - 1'b1; // We are counting half of period |
---|
93 | |
---|
94 | |
---|
95 | // Counter counts half period |
---|
96 | always @ (posedge Clk or posedge Reset) |
---|
97 | begin |
---|
98 | if(Reset) |
---|
99 | Counter[7:0] <= #Tp 8'h1; |
---|
100 | else |
---|
101 | begin |
---|
102 | if(CountEq0) |
---|
103 | begin |
---|
104 | Counter[7:0] <= #Tp CounterPreset[7:0]; |
---|
105 | end |
---|
106 | else |
---|
107 | Counter[7:0] <= #Tp Counter - 8'h1; |
---|
108 | end |
---|
109 | end |
---|
110 | |
---|
111 | |
---|
112 | // Mdc is asserted every other half period |
---|
113 | always @ (posedge Clk or posedge Reset) |
---|
114 | begin |
---|
115 | if(Reset) |
---|
116 | Mdc <= #Tp 1'b0; |
---|
117 | else |
---|
118 | begin |
---|
119 | if(CountEq0) |
---|
120 | Mdc <= #Tp ~Mdc; |
---|
121 | end |
---|
122 | end |
---|
123 | |
---|
124 | |
---|
125 | assign CountEq0 = Counter == 8'h0; |
---|
126 | assign MdcEn = CountEq0 & ~Mdc; |
---|
127 | assign MdcEn_n = CountEq0 & Mdc; |
---|
128 | |
---|
129 | endmodule |
---|
130 | |
---|
131 | |
---|