source: XOpenSparcT1/trunk/Xilinx/dram.xco @ 6

Revision 6, 1.1 KB checked in by pntsvt00, 14 years ago (diff)

versione iniziale opensparc

Line 
1##############################################################
2#
3# Xilinx Core Generator version 12.3
4# Date: Mon Mar 14 23:37:43 2011
5#
6##############################################################
7#
8#  This file contains the customisation parameters for a
9#  Xilinx CORE Generator IP GUI. It is strongly recommended
10#  that you do not manually alter this file as it may cause
11#  unexpected and unsupported behavior.
12#
13##############################################################
14#
15# BEGIN Project Options
16SET addpads = false
17SET asysymbol = true
18SET busformat = BusFormatAngleBracketNotRipped
19SET createndf = false
20SET designentry = VHDL
21SET device = xc5vlx110t
22SET devicefamily = virtex5
23SET flowvendor = Foundation_ISE
24SET formalverification = false
25SET foundationsym = false
26SET implementationfiletype = Ngc
27SET package = ff1136
28SET removerpms = false
29SET simulationfiles = Behavioral
30SET speedgrade = -3
31SET verilogsim = true
32SET vhdlsim = true
33# END Project Options
34# BEGIN Select
35SELECT MIG family Xilinx,_Inc. 3.6
36# END Select
37# BEGIN Parameters
38CSET component_name=dram
39CSET xml_input_file=./dram/user_design/mig.prj
40# END Parameters
41GENERATE
42# CRC: f2eca964
Note: See TracBrowser for help on using the repository browser.