source: XOpenSparcT1/trunk/sim @ 26

Name Size Rev Age Author Last Change
../
ddr2_model.v 108.4 KB 10   14 years pntsvt00 versione sintetizzabile
ddr2_model_parameters.vh 108.8 KB 10   14 years pntsvt00 versione sintetizzabile
flash.v 1.8 KB 26   14 years pntsvt00 checkpoint: baco con store consecutivi
memory.hex 1.6 KB 19   14 years pntsvt00 ora ho 2 sorgenti SPARC-V9, memory.hex e memory_hello.hex
sim_tb_top.v 26.5 KB 22   14 years pntsvt00 checkpoint: la DDR effettua l'init
sim_tb_top.vhd 32.5 KB 10   14 years pntsvt00 versione sintetizzabile
simula.do 3.2 KB 26   14 years pntsvt00 checkpoint: baco con store consecutivi
tb_top.v 8.6 KB 23   14 years pntsvt00 supera il test di write e read dalla DDR
wiredly.v 4.3 KB 10   14 years pntsvt00 versione sintetizzabile
Note: See TracBrowser for help on using the repository browser.